## DAILY ASSESSMENT FORMAT

| Date:                 | 04-06-2020                      | Name:               | M V Ramya      |
|-----------------------|---------------------------------|---------------------|----------------|
| Course:               | logic design                    | USN:                | 4AL17EC045     |
| Topic:                | hardware modeling using verliog | Semester & Section: | 6th sem, A sec |
| Github<br>Repository: | MV Ramya-045                    |                     |                |

| FORENOON SESSION DETAILS |  |
|--------------------------|--|
|                          |  |



```
repeat (2) @ (posedge (112);
        Verilog Hurdware Discription laugues.
      Dlos behaviored and structural design styles
                                                                      rstn <=1;
     To write test because and analyse simulation rung.
To model combination and sequential tirtuels
      To distinguish but good and coding practice.
                                                                    for (integer i=0; i < 20; i=iti)
    Task :- lumplement a simple T-FlipFlop and test module
                                                                    begin
            wing a complier
   module tff (input , alk , input istn , input t , output rigg)
                                                                 reg [4:0]dly = $random;
#(dly) t <= $random;
   always @ (posedge elle)
   begin
   it ( irstn)
   if (t) qc = ~qi
   else
    26=23
                                                                   Pud
  end
  endmodule
  Test buch code
                                                                #20 $ finish
 module thi
 reg clk;
                                                            end cud mo dule.
 reg rstn;
 reg t;
 tff uo (.c.klair), . istn (istn), .t(1), . g(g));
 always #5 alk= ~ elle;
 initial
 begin
drst , 11/2, t3 2=0;
1 monitor ("T = 1.0t rstn = 1.0b t= 1.0d q= 1.0d, $time,
```

Date:04june2020 Name: MV Ramya

Course: python USN:4AL17EC045

Topic:Application to Semester & 6th sem Asec

build a web based financial graph

## AFTERNOON SESSION DETAILS

Section:

Image of session





## Python

04/06/2020

- plotting stock market Data landlestick charts, Updating andlestick charts with Bolech Quadrants.
- creating condustick segments, stylizing the obtained chart.

  Traint the concept Behind Embedding Boxeh, Sharing the
- . point how to Embed the Bokeh Chart in a webpage and also learnt to Deploy the chart website to a live server.